**SECOND EDITION** ## Embedded Nicroprocessor Systems REAL WORLD DESIGN Stuart R. Ball ## **Contents** | 1 | System Design | 1 | |---|---------------------------------------|----| | | Requirements Definition 3 | | | | Processor Selection 5 | | | | Development Environment 16 | | | | Development Costs 18 | | | | Hardware and Software Requirements 19 | | | | Hardware/Software Partitioning 21 | | | | Distributed Processor Systems 23 | | | | Specifications Summary 24 | | | | A Requirements Document Outline 25 | | | | | | | | Hardware Design | 27 | | | Single-Chip Designs 27 | | | | Multichip Designs 28 | | | | Wait States 33 | • | | | DMA 35 | | | | Memory 36 | | | | Types of PROM 36 | | | | RAM 44 | | | | I/O 53 | | | | Peripheral ICs 56 | | | | Data Bus Loading 66 | | | | Nonvolatile Memory 69 | | | | 1 <sup>2</sup> C Bus 70 | | | | Microwire 71 | | | | DMA Timing Issues 73 | | | Watchdog Timers 74 Design Shortcuts 79 EMC Considerations 80 Microprocessor Clocks 83 Internal A/D Converters 86 Hardware Checklist 87 | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Example System 88 Hardware Specifications Outline 88 | | | Software Design | 9 | | Data Flow Diagram 92 State Diagram 93 Pseudocode 94 Flowcharts 95 Partitioning the Code 96 Software Architecture 99 The Development Language 101 Microprocessor Hardware 105 Dangerous Independence 108 Software Specifications 0110 Software Specifications Outline 110 | | | Interrupts in Embedded Systems Interrupt Basics 113 Interrupt Vectors 114 Edge- and Level-Sensitive Interrupts 114 Interrupt Priority 115 Interrupt Hardware 116 Interrupt Bus Cycles 118 Daisy-Chained Interrupts 118 Other Types of Interrupts 119 Using Interrupt Hardware 120 Interrupt Software 125 Interrupt Service Mechanics 125 Nested Interrupts 127 Passing Data to or from the ISR 128 Some Real World Dos and Don'ts 128 Minimizing Low-Priority Interrupt Service Time 124 | 113 | | Minimizing Low-Priority Interrupt Service Time 134 When to Use Interrupts 136 | | | <b>5</b> | Adding Debug Hardware and Software | 139 | |----------|---------------------------------------|-----| | | Hardware Output 140 | | | | Write to ROM 142 | | | | Read from ROM 143 | | | | Software Timing 144 | | | | Software Throughput 145 | | | | Circular Trace Buffers 145 | | | | Monitor Programs 147 | | | | Logic Analyzer Breakpoints 147 | | | | Memory Dumps 148 | | | | Serial Condition Monitor 149 | | | 6 | System Integration and Debug | 157 | | | Hardware Testing 158 | | | | Software Debug 159 | | | | Debugging in RAM 161 | | | | Functional Test Plan 163 | | | | Problem Log 165 | | | 7 | Multiprocessor Systems | 167 | | | Communication Between Processors 169 | | | | Dual-Port RAM (DPRAM) 177 | | | 8 | Real-Time Operating Systems | 197 | | | Multitasking 200 | | | | Keeping Track of Tasks 204 | | | | Communication Between Tasks 205 | | | | Memory Management 207 | | | | Resource Management 209 | | | | RTOS and Interrupts 209 | | | | Typical RTOS Communication 210 | | | | Preemption Considerations 211 | | | | Applicability of RTOS 213 | | | 9 | Industry-Standard Embedded Platforms | 215 | | | Advantages of Using a PC Platform 215 | | | | Drawbacks of Using a PC Platform 218 | | | | | į. | | Some Solutions to These Problems | 220 | | |--------------------------------------|-----|-----| | ISA-Based Embedded Boards 221 | | | | Other Platforms for Embedded Systems | 3 | 222 | | 10 | Advanced Microprocessor Concepts | 23 | |----|---------------------------------------------------------------------------|-----| | | Combination ICs 231 | 23 | | | Pipeline (Prefetch) Queue 232 | | | | Interleaving 232 | | | | DRAM Burst Mode 234 | | | | SDRAM 235 | | | | High-Speed, High-Integration Processors and Multiple<br>Buses 238 | | | | Cache Memory 239 | | | | Processors with Multiple Clock Inputs and PLLs 240 | | | | Multiple-Instruction Fetch and Decode 241 | | | | Clock-Synchronized Buses 241 | | | | On-Chip Debug 244 | | | | Memory Management Hardware 246 | | | | Appendix A: Example System Specifications | 249 | | | System Definition 249 | 273 | | | Example System Hardware Specifications 250 | | | | Example System Software Description 252 | | | | Example System Software Pseudocode 254 | | | | Appendix B: Number Systems | | | | • • | 267 | | | —————————————————————————————————————— | | | | Converting Numbers Between Bases 270 Math with Binary and Hex Numbers 271 | | | | Negative Numbers and Computer Representation of | | | | Numbers 272 | | | | Number Suffixes 275 | | | | Floating Point 275 | | | | Appendix C: Digital Logic Review | | | | | 279 | | | Basic Logic Functions 280 | | Registers and Latches | Appendix E: Embedded Websites | | | |-------------------------------------------|--|--| | Code Formats 305 | | | | Addressing Modes 302 | | | | A More Complex Microprocessor 298 | | | | A Simple Microprocessor 289 | | | | Appendix D: Basic Microprocessor Concepts | | | 307 308 289 Glossary 309 Manufacturers Organizations and Literature 307 Software, Operating Systems, and Emulators Index 315